

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any lay bed ON Semiconductor and its officers, employees, ween if such claim alleges that ON Semiconductor was negligent regarding the d



Dual Notebook Power Supply N-Channel PowerTrench<sup>®</sup> SyncFet<sup>™</sup>

### **General Description**

The FDS6994S is designed to replace two single SO-8 MOSFETs and Schottky diode in synchronous DC:DC power supplies that provide various peripheral voltages for notebook computers and other battery powered electronic devices. FDS6994S contains two unique 30V, N-channel, logic level, PowerTrench MOSFETs designed to maximize power conversion efficiency.

The high-side switch (Q1) is designed with specific emphasis on reducing switching losses while the low-side switch (Q2) is optimized to reduce conduction losses. Q2 also includes an integrated Schottky diode using Fairchild's monolithic SyncFET technology.

## Features

• Q2: Optimized to minimize conduction losses Includes SyncFET Schottky body diode

8.2A, 30V  $R_{DS(on)} = 15 \text{ m}\Omega @ V_{GS} = 10V$ 

 $R_{DS(on)} = 17.5 \text{ m}\Omega @ V_{GS} = 4.5 \text{V}$ 

• Q1: Optimized for low switching losses Low gate charge (85.5 nC typical)

6.9A, 30V  $R_{DS(on)} = 21 \text{ m}\Omega @ V_{GS} = 10V$ 

 $R_{DS(on)} = 26 \text{ m}\Omega @ V_{GS} = 4.5 \text{V}$ 





# Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol                            |             | Parameter                   |                 | Q2      | Q1   | Units      |
|-----------------------------------|-------------|-----------------------------|-----------------|---------|------|------------|
| V <sub>DSS</sub>                  | Drain-Sourc | e Voltage                   |                 | 30      | 30   | V          |
| V <sub>GSS</sub>                  | Gate-Sourc  | e Voltage                   |                 | ±16     | ±16  | V          |
| I <sub>D</sub>                    | Drain Curre | nt - Continuous             | (Note 1a)       | 8.2     | 6.9  | Α          |
|                                   |             | - Pulsed                    |                 | 30      | 20   |            |
| P <sub>D</sub>                    | Power Diss  | pation for Dual Operation   |                 |         | 2    | W          |
|                                   | Power Diss  | pation for Single Operation | n (Note 1a)     | 1       | .6   |            |
|                                   |             |                             | (Note 1b)       |         | 1    |            |
|                                   |             |                             | (Note 1c)       | 0       | .9   |            |
| T <sub>J</sub> , T <sub>STG</sub> | Operating a | nd Storage Junction Tem     | perature Range  | -55 to  | +150 | °C         |
| Therma                            | l Charac    | teristics                   |                 |         |      |            |
| $R_{\theta JA}$                   | Thermal Re  | sistance, Junction-to-Aml   | bient (Note 1a) | 7       | '8   | °C/W       |
| $R_{\theta JC}$                   | Thermal Re  | sistance, Junction-to-Cas   | e (Note 1)      | 4       | 0    | °C/W       |
| Packag                            | e Markin    | g and Ordering              | Information     |         |      | ·          |
| Device I                          | Marking     | Device                      | Reel Size       | Tape wi | dth  | Quantity   |
|                                   | 994S        | FDS6994S                    | 13"             | 12mm    |      | 2500 units |

©2006 Fairchild Semiconductor Corporation

| Symbol                                      | Parameter                                         | Test Conditions                                                                                | Туре     | Min      | Тур                        | Max                            | Units |
|---------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------|----------|----------|----------------------------|--------------------------------|-------|
| Off Cha                                     | racteristics                                      |                                                                                                |          |          |                            |                                |       |
| BV <sub>DSS</sub>                           | Drain-Source Breakdown<br>Voltage                 | $V_{GS} = 0 \text{ V}, I_D = 1 \text{ mA}$<br>$V_{GS} = 0 \text{ V}, I_D = 250 \text{ uA}$     | Q2<br>Q1 | 30<br>30 |                            |                                | V     |
| <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage<br>Temperature Coefficient      | $I_D$ = 1 mA, Referenced to 25°C<br>$I_D$ = 250 µA, Referenced to 25°C                         | Q2<br>Q1 |          | 23<br>24                   |                                | mV/°C |
| DSS                                         | Zero Gate Voltage Drain<br>Current                | $V_{DS} = 24 \text{ V}, \text{ V}_{GS} = 0 \text{ V}$                                          | Q2<br>Q1 |          |                            | 500<br>1                       | μA    |
| I <sub>GSS</sub>                            | Gate-Body Leakage                                 | $V_{GS} = \pm 16 \text{ V}, V_{DS} = 0 \text{ V}$                                              | All      |          |                            | ±100                           | nA    |
| On Cha                                      | racteristics (Note 2)                             |                                                                                                |          |          |                            |                                |       |
| V <sub>GS(th)</sub>                         | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_D = 1 \text{ mA}$<br>$V_{DS} = V_{GS}, I_D = 250 \mu \text{A}$             | Q2<br>Q1 | 1<br>1   | 1.5<br>1.9                 | 3<br>3                         | V     |
| $rac{\Delta V_{GS(th)}}{\Delta T_J}$       | Gate Threshold Voltage<br>Temperature Coefficient | $I_D = 1 \text{ mA}$ , Referenced to 25°C<br>$I_D = 250 \text{ uA}$ , Referenced to 25°C       | Q2<br>Q1 |          | -2<br>-5                   |                                | mV/∘C |
| RDS(on)                                     | Static Drain-Source<br>On-Resistance              |                                                                                                | Q2<br>Q1 |          | 10<br>15<br>11<br>16<br>24 | 15<br>24<br>17.5<br>21<br>33.5 | mΩ    |
| I <sub>D(on)</sub>                          | On-State Drain Current                            | $V_{GS} = 4.5 \text{ V}, I_D = 6.2 \text{ A}$<br>$V_{GS} = 10 \text{ V}, V_{DS} = 5 \text{ V}$ | Q2       | 30       | 19                         | 26                             |       |
| 5(01)                                       |                                                   |                                                                                                | Q1       | 20       |                            |                                | A     |
| <b>g</b> fs                                 | Forward Transconductance                          | $V_{DS} = 10 \text{ V}, I_D = 8.2 \text{ A}$<br>$V_{DS} = 10 \text{ V}, I_D = 6.9 \text{ A}$   | Q2<br>Q1 | 42<br>41 |                            |                                | S     |
| Dynami                                      | c Characteristics                                 |                                                                                                |          |          |                            |                                |       |
| C <sub>iss</sub>                            | Input Capacitance                                 | $V_{DS} = 15 V, V_{GS} = 0 V,$<br>f = 1.0 MHz                                                  | Q2<br>Q1 |          | 2815<br>800                |                                | pF    |
| C <sub>oss</sub>                            | Output Capacitance                                |                                                                                                | Q2<br>Q1 |          | 540<br>205                 |                                | pF    |
| C <sub>rss</sub>                            | Reverse Transfer Capacitance                      |                                                                                                | Q2<br>Q1 |          | 210<br>90                  |                                | pF    |
| R <sub>G</sub>                              | Gate Resistance                                   | V <sub>GS</sub> = 15 mV, f = 1.0 MHz                                                           | Q2<br>Q1 |          | 2.8<br>2.6                 | 4.9<br>4.6                     | Ω     |

| Symbol              | Parameter                             | Test Conditions                                                                      | Туре     | Min | Тур         | Мах      | Units |
|---------------------|---------------------------------------|--------------------------------------------------------------------------------------|----------|-----|-------------|----------|-------|
| Switchir            | ng Characteristics (Note              | 2)                                                                                   |          |     |             |          |       |
| t <sub>d(on)</sub>  | Turn-On Delay Time                    | $V_{DD} = 15 \text{ V}, \text{ I}_{D} = 1 \text{ A},$                                | Q2       |     | 11          | 20       | ns    |
|                     |                                       | $V_{GS}$ = 10V, $R_{GEN}$ = 6 $\Omega$                                               | Q1       |     | 11          | 20       |       |
| tr                  | Turn-On Rise Time                     |                                                                                      | Q2       |     | 8           | 16       | ns    |
|                     |                                       |                                                                                      | Q1       |     | 7           | 14       |       |
| t <sub>d(off)</sub> | Turn-Off Delay Time                   |                                                                                      | Q2       |     | 50          | 80       | ns    |
| 1                   |                                       | -                                                                                    | Q1       |     | 27          | 43       |       |
| t <sub>f</sub>      | Turn-Off Fall Time                    |                                                                                      | Q2<br>Q1 |     | 17<br>4     | 31<br>8  | ns    |
| Qg                  | Total Gate Charge                     | Q2:                                                                                  | Q1<br>Q2 |     | 25          | 35       | nC    |
| αg                  |                                       | $V_{DS} = 15 \text{ V}, \text{ I}_{D} = 7.9 \text{ A}, \text{ V}_{GS} = 5 \text{ V}$ | Q1       |     | 8           | 12       | ne    |
| Q <sub>gs</sub>     | Gate-Source Charge                    |                                                                                      | Q2       |     | 6           |          | nC    |
| 90                  | 5                                     | Q1:                                                                                  | Q1       |     | 3           |          |       |
| Q <sub>gd</sub>     | Gate-Drain Charge                     | $V_{DS} = 15 \text{ V}, \text{ I}_{D} = 6.5 \text{ A}, \text{ V}_{GS} = 5 \text{ V}$ | Q2       |     | 7           |          | nC    |
| -                   |                                       |                                                                                      | Q1       |     | 3           |          |       |
| Drain-S             | ource Diode Character                 | istics and Maximum Ratings                                                           | 5        |     |             |          |       |
| ls                  | Maximum Continuous Drain-S            | Source Diode Forward Current                                                         | Q2       |     |             | 2.3      | Α     |
|                     |                                       |                                                                                      | Q1       |     |             | 1.3      |       |
| t <sub>RR</sub>     | Reverse Recovery Time                 | I <sub>F</sub> = 8.2 A,                                                              | Q2       |     | 25          |          | ns    |
| Q <sub>RR</sub>     | Reverse Recovery Charge               | $d_{iF}/d_t = 300 \text{ A}/\mu \text{s}$ (Note 3)                                   |          |     | 19          |          | nC    |
| t <sub>RR</sub>     | Reverse Recovery Time                 | I <sub>F</sub> = 6.9 A,                                                              | Q2       |     | 23          |          | ns    |
| Q <sub>RR</sub>     | Reverse Recovery Charge               | $d_{iF}/d_t = 100 \text{ A}/\mu \text{s} \qquad (\text{Note 3})$                     |          |     | 10          |          | nC    |
| V <sub>SD</sub>     | Drain-Source Diode Forward<br>Voltage |                                                                                      | Q2<br>Q1 |     | 0.4<br>0.53 | 7<br>1.2 | V     |

Notes:

1.  $R_{\theta,JA}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta,JC}$  is guaranteed by design while  $R_{\theta,CA}$  is determined by the user's board design.





b) 125°C/W when mounted on a 0.02 in<sup>2</sup> pad of 2 oz copper c) 135°C/W when mounted on a minimum pad.

Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty Cycle < 2.0%

3. See "SyncFET Schottky body diode characteristics" below.

a)







FDS6994S Rev C2(W)

FDS6994S



### Typical Characteristics (continued) This section copied from FDS6984S datasheet

### SyncFET Schottky Body Diode Characteristics

Fairchild's SyncFET process embeds a Schottky diode in parallel with PowerTrench MOSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 22 shows the reverse recovery characteristic of the FDS6994S.



# Figure 22. FDS6994S SyncFET body diode reverse recovery characteristic.

For comparison purposes, Figure 23 shows the reverse recovery characteristics of the body diode of an equivalent size MOSFET produced without SyncFET (FDS6690A).





Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device.



Figure 24. SyncFET body diode reverse leakage versus drain-source voltage and temperature.



### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ FACT Quiet Series™ ActiveArray™ GlobalOptoisolator™ Bottomless™ GTO™ Build it Now™ HiSeC™ CoolFET™ I<sup>2</sup>C<sup>™</sup> i-Lo™ CROSSVOLT™ DOME™ ImpliedDisconnect™ EcoSPARK™ IntelliMAX™ E<sup>2</sup>CMOS™ ISOPLANAR™ EnSigna™ LittleFET™ FACT™ MICROCOUPL  $\mathsf{FAST}^{\mathbb{R}}$ MicroFET™ FASTr™ MicroPak™ FPS™ **MICROWIRE**<sup>TI</sup> FRFET™ MSX™ MSXPro™ Across the board. Around the world

OCX™ OCXPro™ **OPTOLOGIC**<sup>®</sup> **OPTOPLANAR™** PACMAN™ POP™ Power247™

SILENT SWITCHER® SMART START™ SPM™ Stealth™ SuperFET™ SuperSOT<sup>™</sup>-3 SuperSOT™-6

UniFET™ UltraFET® VCX™ Wire™

| inect | POwer247 ····                   | SuperSUT               |
|-------|---------------------------------|------------------------|
|       | PowerEdge™                      | SuperSOT™-8            |
| М     | PowerSaver™                     | SyncFET™               |
|       | PowerTrench <sup>®</sup>        | TCM™                   |
| LER™  | QFET <sup>®</sup>               | TinyBoost™             |
|       | QS™                             | TinyBuck™              |
|       | QT Optoelectronics <sup>™</sup> | TinyPWM™               |
| тм    | Quiet Series™                   | TinyPower™             |
|       | RapidConfigure™                 | TinyLogic <sup>®</sup> |
|       | RapidConnect™                   | TINYOPTO™              |
| d.™   | µSerDes™                        | TruTranslation™        |
|       | ScalarPump™                     | UHC™                   |
|       |                                 |                        |
|       |                                 |                        |

#### DISCI AIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

### LIFE SUPPORT POLICY

The Power Franchise<sup>®</sup> Programmable Active Droop™

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                                               |  |  |
|--------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                 |  |  |
| Preliminary              | First Production       | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice to improve<br>design. |  |  |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice to improve design.                                                             |  |  |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                      |  |  |

# **PRODUCT STATUS DEFINITIONS**

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor has against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC